Please use this identifier to cite or link to this item:
http://acervodigital.unesp.br/handle/11449/9688
- Title:
- Generating VHDL-AMS models of digital-to-analogue converters from MATLAB (R)/SIMULINK (R)
- Universidade Estadual Paulista (UNESP)
- Today, the trend within the electronics industry is for the use of rapid and advanced simulation methodologies in association with synthesis toolsets. This paper presents an approach developed to support mixed-signal circuit design and analysis. The methodology proposed shows a novel approach to the problem of developing behvioural model descriptions of mixed-signal circuit topologies, by construction of a set of subsystems, that supports the automated mapping of MATLAB (R)/SINIULINK (R) models to structural VHDL-AMS descriptions. The tool developed, named (MSSV)-S-2, reads a SIMULINK (R) model file and translates it to a structural VHDL-AMS code. It also creates the file structure required to simulate the translated model in the SystemVision (TM). To validate the methodology and the developed program, the DAC08, AD7524 and AD5450 data converters were studied and initially modelled in MATLAB (R)/SIMULINK (R). The VHDL-AMS code generated automatically by (MSSV)-S-2, (MATLAB (R)/SIMULINK (R) to SystemVision (TM)), was then simulated in the SystemVision (TM). The simulation results show that the proposed approach, which is based on VHDL-AMS descriptions of the original model library elements, allows for the behavioural level simulation of complex mixed-signal circuits.
- 1-Jan-2007
- Eurosime 2007: Thermal, Mechanical and Multi-physics Simulation and Experiments In Micro-electronics and Micro-systems, Proceedings. New York: IEEE, p. 500-506, 2007.
- 500-506
- Institute of Electrical and Electronics Engineers (IEEE)
- http://hdl.handle.net/11449/9688
- Acesso restrito
- outro
- http://repositorio.unesp.br/handle/11449/9688
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.