You are in the accessibility menu

Please use this identifier to cite or link to this item: http://acervodigital.unesp.br/handle/11449/21777
Title: 
Design of a reconfigurable pseudorandom number generator for use in intelligent systems
Author(s): 
Institution: 
  • Universidade Federal de São Paulo (UNIFESP)
  • Universidade Estadual Paulista (UNESP)
ISSN: 
0925-2312
Abstract: 
This paper deals with the design of a network-on-chip reconfigurable pseudorandom number generation unit that can map and execute meta-heuristic algorithms in hardware. The unit can be configured to implement one of the following five linear generator algorithms: a multiplicative congruential, a mixed congruential, a standard multiple recursive, a mixed multiple recursive, and a multiply-with-carry. The generation unit can be used both as a pseudorandom and a message passing-based server, which is able to produce pseudorandom numbers on demand, sending them to the network-on-chip blocks that originate the service request. The generator architecture has been mapped to a field programmable gate array, and showed that millions of numbers in 32-, 64-, 96-, or 128-bit formats can be produced in tens of milliseconds. (C) 2011 Elsevier B.V. All rights reserved.
Issue Date: 
1-May-2011
Citation: 
Neurocomputing. Amsterdam: Elsevier B.V., v. 74, n. 10, p. 1510-1519, 2011.
Time Duration: 
1510-1519
Publisher: 
Elsevier B.V.
Keywords: 
  • Pseudorandom number generation
  • Intelligent systems
  • Reconfigurable architectures
  • Network-on-chip
Source: 
http://dx.doi.org/10.1016/j.neucom.2010.12.021
URI: 
Access Rights: 
Acesso restrito
Type: 
outro
Source:
http://repositorio.unesp.br/handle/11449/21777
Appears in Collections:Artigos, TCCs, Teses e Dissertações da Unesp

There are no files associated with this item.
 

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.