You are in the accessibility menu

Please use this identifier to cite or link to this item: http://acervodigital.unesp.br/handle/11449/66426
Title: 
A low-voltage triode-MOSFET four-quadrant multiplier with optimized current-efficiency
Author(s): 
De Lima, J. A.
Institution: 
Universidade Estadual Paulista (UNESP)
ISSN: 
0271-4310
Abstract: 
A low-voltage, low-power four-quadrant analog multiplier with optimized current-efficiency is presented. Its core corresponds to a pseudodifferential cascode, gain-boosting triode-transconductor. According to a low-voltage 1.2μm CMOS n-well process, operand differential-amplitudes are 1.0Vpp and 0.32Vpp for a 1.3V-supply. Common-mode voltages are properly chosen to maximize current-efficiency to 58%. Total quiescent dissipation is 260μW. A range of PSPICE simulation supports theoretical analysis. Excellent linearity is observed on dc characteristic. Assuming a ±0.5% mismatch on (W/L) and VTH THD at full-scale is 0.93% and 1.42%, for output frequencies of 1MHz and 10MHz, respectively.
Issue Date: 
1-Jan-2001
Citation: 
Proceedings - IEEE International Symposium on Circuits and Systems, v. 1, p. 735-738.
Time Duration: 
735-738
Keywords: 
  • Computer simulation
  • Energy dissipation
  • Gain control
  • Linear integrated circuits
  • MOSFET devices
  • Numerical analysis
  • Transconductance
  • Triodes
  • Current efficiency
  • Multiplying circuits
Source: 
http://dx.doi.org/10.1109/ISCAS.2001.921961
URI: 
Access Rights: 
Acesso restrito
Type: 
outro
Source:
http://repositorio.unesp.br/handle/11449/66426
Appears in Collections:Artigos, TCCs, Teses e Dissertações da Unesp

There are no files associated with this item.
 

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.