Please use this identifier to cite or link to this item:
http://acervodigital.unesp.br/handle/11449/66426
- Title:
- A low-voltage triode-MOSFET four-quadrant multiplier with optimized current-efficiency
- De Lima, J. A.
- Universidade Estadual Paulista (UNESP)
- 0271-4310
- A low-voltage, low-power four-quadrant analog multiplier with optimized current-efficiency is presented. Its core corresponds to a pseudodifferential cascode, gain-boosting triode-transconductor. According to a low-voltage 1.2μm CMOS n-well process, operand differential-amplitudes are 1.0Vpp and 0.32Vpp for a 1.3V-supply. Common-mode voltages are properly chosen to maximize current-efficiency to 58%. Total quiescent dissipation is 260μW. A range of PSPICE simulation supports theoretical analysis. Excellent linearity is observed on dc characteristic. Assuming a ±0.5% mismatch on (W/L) and VTH THD at full-scale is 0.93% and 1.42%, for output frequencies of 1MHz and 10MHz, respectively.
- 1-Jan-2001
- Proceedings - IEEE International Symposium on Circuits and Systems, v. 1, p. 735-738.
- 735-738
- Computer simulation
- Energy dissipation
- Gain control
- Linear integrated circuits
- MOSFET devices
- Numerical analysis
- Transconductance
- Triodes
- Current efficiency
- Multiplying circuits
- http://dx.doi.org/10.1109/ISCAS.2001.921961
- Acesso restrito
- outro
- http://repositorio.unesp.br/handle/11449/66426
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.