You are in the accessibility menu

Please use this identifier to cite or link to this item: http://acervodigital.unesp.br/handle/11449/67360
Title: 
An active leakage-injection scheme applied to low-voltage SRAMs
Author(s): 
De Lima, Jader A.
Institution: 
Universidade Estadual Paulista (UNESP)
ISSN: 
0271-4310
Abstract: 
An active leakage-injection scheme (ALIS) for low-voltage (LV) high-density (HD) SRAMs is presented. By means of a feedback loop comprising a servo-amplifier and a common-drain MOSFET, a current matching the respective bit-line leakage is injected onto the line during precharge and sensing, preventing the respective capacitances from erroneous discharges. The technique is able to handle leakages up to hundreds of μA at high operating temperatures. Since no additional timing is required, read-out operations are performed at no speed penalty. A simplified 256×1bit array was designed in accordance with a 0.35 CMOS process and 1.2V-supply. A range of PSPICE simulation attests the efficacy of ALIS. With an extra power consumption of 242 μW, a 200 μA-leakage @125°C, corresponding to 13.6 times the cell current, is compensated.
Issue Date: 
14-Jul-2003
Citation: 
Proceedings - IEEE International Symposium on Circuits and Systems, v. 5.
Time Duration: 
369-372
Keywords: 
  • Computer simulation
  • Feedback control
  • MOSFET devices
  • Static random access storage
  • Thermal effects
  • Leakage-injection schemes
  • Leakage currents
Source: 
http://dx.doi.org/10.1109/ISCAS.2003.1206284
URI: 
Access Rights: 
Acesso restrito
Type: 
outro
Source:
http://repositorio.unesp.br/handle/11449/67360
Appears in Collections:Artigos, TCCs, Teses e Dissertações da Unesp

There are no files associated with this item.
 

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.