Please use this identifier to cite or link to this item:
http://acervodigital.unesp.br/handle/11449/9825
- Title:
- Low voltage four-quadrant current multiplier: an improved topology for n-well CMOS process
- Universidade Estadual Paulista (UNESP)
- 0925-1030
- Conselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq)
- Fundação de Amparo à Pesquisa do Estado de São Paulo (FAPESP)
- An analog CMOS current multiplier building block for low voltage applications using an n-well process is presented. The multiplier equations are derived to proof its linear characteristic, and then a low voltage design is proposed. Post layout simulation in a 0.35 mu m AMS CMOS. process and 1.5 V supply voltage shows a THD of 0.84% at 10 MHz and a frequency response bandwidth of 140 MHz.
- 1-Oct-2010
- Analog Integrated Circuits and Signal Processing. Dordrecht: Springer, v. 65, n. 1, p. 61-66, 2010.
- 61-66
- Springer
- Current multiplier
- Low voltage
- Symmetrical
- Body effect
- http://dx.doi.org/10.1007/s10470-009-9412-9
- Acesso restrito
- outro
- http://repositorio.unesp.br/handle/11449/9825
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.