Please use this identifier to cite or link to this item:
http://acervodigital.unesp.br/handle/11449/21777
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | de Oliveira, Tiago | - |
dc.contributor.author | Marranghello, Norian | - |
dc.date.accessioned | 2014-05-20T14:01:42Z | - |
dc.date.accessioned | 2016-10-25T17:08:43Z | - |
dc.date.available | 2014-05-20T14:01:42Z | - |
dc.date.available | 2016-10-25T17:08:43Z | - |
dc.date.issued | 2011-05-01 | - |
dc.identifier | http://dx.doi.org/10.1016/j.neucom.2010.12.021 | - |
dc.identifier.citation | Neurocomputing. Amsterdam: Elsevier B.V., v. 74, n. 10, p. 1510-1519, 2011. | - |
dc.identifier.issn | 0925-2312 | - |
dc.identifier.uri | http://hdl.handle.net/11449/21777 | - |
dc.identifier.uri | http://acervodigital.unesp.br/handle/11449/21777 | - |
dc.description.abstract | This paper deals with the design of a network-on-chip reconfigurable pseudorandom number generation unit that can map and execute meta-heuristic algorithms in hardware. The unit can be configured to implement one of the following five linear generator algorithms: a multiplicative congruential, a mixed congruential, a standard multiple recursive, a mixed multiple recursive, and a multiply-with-carry. The generation unit can be used both as a pseudorandom and a message passing-based server, which is able to produce pseudorandom numbers on demand, sending them to the network-on-chip blocks that originate the service request. The generator architecture has been mapped to a field programmable gate array, and showed that millions of numbers in 32-, 64-, 96-, or 128-bit formats can be produced in tens of milliseconds. (C) 2011 Elsevier B.V. All rights reserved. | en |
dc.format.extent | 1510-1519 | - |
dc.language.iso | eng | - |
dc.publisher | Elsevier B.V. | - |
dc.source | Web of Science | - |
dc.subject | Pseudorandom number generation | en |
dc.subject | Intelligent systems | en |
dc.subject | Reconfigurable architectures | en |
dc.subject | Network-on-chip | en |
dc.title | Design of a reconfigurable pseudorandom number generator for use in intelligent systems | en |
dc.type | outro | - |
dc.contributor.institution | Universidade Federal de São Paulo (UNIFESP) | - |
dc.contributor.institution | Universidade Estadual Paulista (UNESP) | - |
dc.description.affiliation | Univ Fed São Paulo, Dept Sci & Technol, BR-12231280 Sao Jose Dos Campos, SP, Brazil | - |
dc.description.affiliation | São Paulo State Univ, Dept Comp Sci, BR-15054000 Sao Jose do Rio Preto, SP, Brazil | - |
dc.description.affiliationUnesp | São Paulo State Univ, Dept Comp Sci, BR-15054000 Sao Jose do Rio Preto, SP, Brazil | - |
dc.identifier.doi | 10.1016/j.neucom.2010.12.021 | - |
dc.identifier.wos | WOS:000290838600002 | - |
dc.rights.accessRights | Acesso restrito | - |
dc.relation.ispartof | Neurocomputing | - |
dc.identifier.orcid | 0000-0003-1086-3312 | pt |
Appears in Collections: | Artigos, TCCs, Teses e Dissertações da Unesp |
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.