Please use this identifier to cite or link to this item:
http://acervodigital.unesp.br/handle/11449/32622
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | De Lima, J. A. | - |
dc.contributor.author | Cordeiro, A. S. | - |
dc.date.accessioned | 2014-05-20T15:21:30Z | - |
dc.date.accessioned | 2016-10-25T17:54:55Z | - |
dc.date.available | 2014-05-20T15:21:30Z | - |
dc.date.available | 2016-10-25T17:54:55Z | - |
dc.date.issued | 2003-04-01 | - |
dc.identifier | http://dx.doi.org/10.1109/TCSII.2003.810575 | - |
dc.identifier.citation | IEEE Transactions on Circuits and Systems Ii-analog and Digital Signal Processing. New York: IEEE-Inst Electrical Electronics Engineers Inc., v. 50, n. 4, p. 191-195, 2003. | - |
dc.identifier.issn | 1057-7130 | - |
dc.identifier.uri | http://hdl.handle.net/11449/32622 | - |
dc.identifier.uri | http://acervodigital.unesp.br/handle/11449/32622 | - |
dc.description.abstract | An accurate switched-current (SI) memory cell and suitable for low-voltage low-power (LVLP) applications is proposed. Information is memorized as the gate-voltage of the input transistor, in a tunable gain-boosting triode-transconductor. Additionally, four-quadrant multiplication between the input voltage to the transconductor regulation-amplifier (X-operand) and the stored voltage (Y-operand) is provided. A simplified 2 x 2-memory array was prototyped according to a standard 0.8 mum n-well CMOS process and 1.8-V supply. Measured current-reproduction error is less than 0.26% for 0.25 muA less than or equal to I-SAMPLE less than or equal to 0.75 muA. Standby consumption is 6.75 muW per cell @I-SAMPLE = 0.75 muA. At room temperature, leakage-rate is 1.56 nA/ms. Four-quadrant multiplier (4QM) full-scale operands are 2x(max) = 320 mV(pp) and 2y(max). = 448 mV(pp), yielding a maximum output swing of 0.9 muA(pp). 4QM worst-case nonlinearity is 7.9%. | en |
dc.format.extent | 191-195 | - |
dc.language.iso | eng | - |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) | - |
dc.source | Web of Science | - |
dc.subject | analog memory | pt |
dc.subject | four-quadrant multiplier | pt |
dc.subject | neural networks | pt |
dc.subject | switched-current memory cell | pt |
dc.title | A low-voltage low-power analog memory cell with built-in 4-quadrant multiplication | en |
dc.type | outro | - |
dc.contributor.institution | Universidade Estadual Paulista (UNESP) | - |
dc.description.affiliation | Univ Estadual Paulista, Lab VLSI Design & Instrumentat, Dept Elect Engn, BR-12516410 Guaratingueta, SP, Brazil | - |
dc.description.affiliationUnesp | Univ Estadual Paulista, Lab VLSI Design & Instrumentat, Dept Elect Engn, BR-12516410 Guaratingueta, SP, Brazil | - |
dc.identifier.doi | 10.1109/TCSII.2003.810575 | - |
dc.identifier.wos | WOS:000182466300007 | - |
dc.rights.accessRights | Acesso restrito | - |
dc.relation.ispartof | IEEE Transactions on Circuits and Systems Ii-analog and Digital Signal Processing | - |
Appears in Collections: | Artigos, TCCs, Teses e Dissertações da Unesp |
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.