Please use this identifier to cite or link to this item:
http://acervodigital.unesp.br/handle/11449/66423
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | De Lima, J. A. | - |
dc.contributor.author | Cordeiro, A. S. | - |
dc.date.accessioned | 2014-05-27T11:20:13Z | - |
dc.date.accessioned | 2016-10-25T18:16:52Z | - |
dc.date.available | 2014-05-27T11:20:13Z | - |
dc.date.available | 2016-10-25T18:16:52Z | - |
dc.date.issued | 2001-01-01 | - |
dc.identifier | http://dx.doi.org/10.1109/ISCAS.2001.921798 | - |
dc.identifier.citation | Proceedings - IEEE International Symposium on Circuits and Systems, v. 1, p. 101-104. | - |
dc.identifier.issn | 0271-4310 | - |
dc.identifier.uri | http://hdl.handle.net/11449/66423 | - |
dc.identifier.uri | http://acervodigital.unesp.br/handle/11449/66423 | - |
dc.description.abstract | A CMOS memory-cell for dynamic storage of analog data and suitable for LVLP applications is proposed. Information is memorized as the gate-voltage of input-transistor of a gain-boosting triode-transconductor. The enhanced output-resistance improves accuracy on reading out the sampled currents. Additionally, a four-quadrant multiplication between the input to regulation-amplifier of the transconductor and the stored voltage is provided. Designing complies with a low-voltage 1.2μm N-well CMOS fabrication process. For a 1.3V-supply, CCELL=3.6pF and sampling interval is 0.25μA≤ ISAMPLE ≤ 0.75μA. The specified retention time is 1.28ms and corresponds to a charge-variation of 1% due to junction leakage @75°C. A range of MR simulations confirm circuit performance. Absolute read-out error is below O.40% while the four-quadrant multiplier nonlinearity, at full-scale is 8.2%. Maximum stand-by consumption is 3.6μW/cell. | en |
dc.format.extent | 101-104 | - |
dc.language.iso | eng | - |
dc.source | Scopus | - |
dc.subject | Analog storage | - |
dc.subject | Buffer storage | - |
dc.subject | Computer simulation | - |
dc.subject | Gates (transistor) | - |
dc.subject | Learning algorithms | - |
dc.subject | Printed circuit design | - |
dc.subject | Transconductance | - |
dc.subject | Analog memory cells | - |
dc.subject | CMOS integrated circuits | - |
dc.title | An accurate low-voltage analog memory-cell with built-in multiplication | en |
dc.type | outro | - |
dc.contributor.institution | Universidade Estadual Paulista (UNESP) | - |
dc.description.affiliation | Electrical Engineering Dept. Universidade Estadual Paulista, CP 205, CEP 12516-410 Guaratingueta | - |
dc.description.affiliationUnesp | Electrical Engineering Dept. Universidade Estadual Paulista, CP 205, CEP 12516-410 Guaratingueta | - |
dc.identifier.doi | 10.1109/ISCAS.2001.921798 | - |
dc.rights.accessRights | Acesso restrito | - |
dc.relation.ispartof | Proceedings - IEEE International Symposium on Circuits and Systems | - |
dc.identifier.scopus | 2-s2.0-0035016268 | - |
Appears in Collections: | Artigos, TCCs, Teses e Dissertações da Unesp |
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.