You are in the accessibility menu

Please use this identifier to cite or link to this item: http://acervodigital.unesp.br/handle/11449/67875
Full metadata record
DC FieldValueLanguage
dc.contributor.authorDe Lima, Jader A.-
dc.contributor.authorAgostinho, Peterson R.-
dc.date.accessioned2014-05-27T11:21:09Z-
dc.date.accessioned2016-10-25T18:19:54Z-
dc.date.available2014-05-27T11:21:09Z-
dc.date.available2016-10-25T18:19:54Z-
dc.date.issued2004-09-07-
dc.identifierhttp://dx.doi.org/10.1109/ISCAS.2004.1328313-
dc.identifier.citationProceedings - IEEE International Symposium on Circuits and Systems, v. 1.-
dc.identifier.issn0271-4310-
dc.identifier.urihttp://hdl.handle.net/11449/67875-
dc.identifier.urihttp://acervodigital.unesp.br/handle/11449/67875-
dc.description.abstractA quasi-sinusoidal linearly tunable OTA-C VCO built with triode-region transconductors is presented. Oscillation upon power-on is ensured by RHP poles associated with gate-drain capacitances of OTA input devices. Since the OTA nonlinearity stabilizes the amplitude, the oscillation frequency f0 is first-order independent of VDD, making the VCO adequate to mixed-mode designs. A range of simulations attests the theoretical analysis. As part of a DPLL, the VCO was prototyped on a 0.8μm CMOS process, occupying an area of 0.15mm2. Nominal f0 is 1MHz, with K VCo=8.4KHz/mV. Measured sensitivity to VDD is below 2.17, while phase noise is -86dBc at 100-KHz offset. The feasibility of the VCO for higher frequencies is verified by a redesign based on a 0.35μm CMOS process and VDD=3.3V, with a linear frequency-span of l3.2MHz - 61.5MHz.en
dc.language.isoeng-
dc.sourceScopus-
dc.subjectCapacitance-
dc.subjectCMOS integrated circuits-
dc.subjectComputer simulation-
dc.subjectElectric conductance-
dc.subjectElectric potential-
dc.subjectJitter-
dc.subjectLogic design-
dc.subjectMOSFET devices-
dc.subjectSwitching-
dc.subjectTransconductance-
dc.subjectTransfer functions-
dc.subjectOTA-
dc.subjectPhase noise-
dc.subjectRing oscillators-
dc.subjectWaveforms-
dc.subjectVariable frequency oscillators-
dc.titleA low-voltage low-sensitivity sinusoidal VCO for DPLL realizationsen
dc.typeoutro-
dc.contributor.institutionUniversidade Estadual Paulista (UNESP)-
dc.description.affiliationLab. of VLSI Des./Instrumentation Electrical Engineering Department Universidade Estadual Paulista, 12510-416 Guaratinguetá - SP-
dc.description.affiliationUnespLab. of VLSI Des./Instrumentation Electrical Engineering Department Universidade Estadual Paulista, 12510-416 Guaratinguetá - SP-
dc.identifier.doi10.1109/ISCAS.2004.1328313-
dc.identifier.wosWOS:000223122300198-
dc.rights.accessRightsAcesso restrito-
dc.relation.ispartofProceedings - IEEE International Symposium on Circuits and Systems-
dc.identifier.scopus2-s2.0-4344578485-
Appears in Collections:Artigos, TCCs, Teses e Dissertações da Unesp

There are no files associated with this item.
 

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.