Você está no menu de acessibilidade

Utilize este identificador para citar ou criar um link para este item: http://acervodigital.unesp.br/handle/11449/67903
Registro de metadados completo
Campo DCValorIdioma
dc.contributor.authorCox, Pedro Henrique-
dc.contributor.authorCarvalho, Aparecido Augusto de-
dc.date.accessioned2014-05-27T11:21:10Z-
dc.date.accessioned2016-10-25T18:19:57Z-
dc.date.available2014-05-27T11:21:10Z-
dc.date.available2016-10-25T18:19:57Z-
dc.date.issued2004-10-08-
dc.identifierhttp://dx.doi.org/10.1109/IMTC.2004.1350991-
dc.identifier.citationConference Record - IEEE Instrumentation and Measurement Technology Conference, v. 1, p. 45-50.-
dc.identifier.issn1091-5281-
dc.identifier.urihttp://hdl.handle.net/11449/67903-
dc.identifier.urihttp://acervodigital.unesp.br/handle/11449/67903-
dc.description.abstractThis paper adresses the problem on processing biological data such as cardiac beats, audio and ultrasonic range, calculating wavelet coefficients in real time, with processor clock running at frequency of present ASIC's and FPGA. The Paralell Filter Architecture for DWT has been improved, calculating wavelet coefficients in real time with hardware reduced to 60%. The new architecture, which also processes IDWT, is implemented with the Radix-2 or the Booth-Wallace Constant multipliers. Including series memory register banks, one integrated circuit Signal Analyzer, ultrasonic range, is presented.en
dc.format.extent45-50-
dc.language.isoeng-
dc.sourceScopus-
dc.subjectDiscrete Wavelet Transform-
dc.subjectFPGA-
dc.subjectSignal Analyzer-
dc.subjectVHDL-
dc.subjectWavelet signal processing-
dc.subjectDiscrete wavelet transforms-
dc.subjectSignal analyzers-
dc.subjectApplication specific integrated circuits-
dc.subjectCardiovascular system-
dc.subjectCMOS integrated circuits-
dc.subjectComputer hardware-
dc.subjectData processing-
dc.subjectField programmable gate arrays-
dc.subjectFormal logic-
dc.subjectReal time systems-
dc.subjectSoftware prototyping-
dc.subjectUltrasonic waves-
dc.subjectWavelet transforms-
dc.subjectDigital signal processing-
dc.titleCommon architecture for discrete wavelet transform analysis and synthesis with sequential and constant processing elementsen
dc.typeoutro-
dc.contributor.institutionUniversidade Estadual Paulista (UNESP)-
dc.description.affiliationDepto. de Engenharia Elétrica Univ. do Estado de Sã Paulo Fac. de Engenharia de Ilha Soolteira, Av. Brasil Centro 56, Ilha Solteira, SP-
dc.identifier.doi10.1109/IMTC.2004.1350991-
dc.rights.accessRightsAcesso restrito-
dc.relation.ispartofConference Record - IEEE Instrumentation and Measurement Technology Conference-
dc.identifier.scopus2-s2.0-4644336400-
Aparece nas coleções:Artigos, TCCs, Teses e Dissertações da Unesp

Não há nenhum arquivo associado com este item.
 

Itens do Acervo digital da UNESP são protegidos por direitos autorais reservados a menos que seja expresso o contrário.