Utilize este identificador para citar ou criar um link para este item:
http://acervodigital.unesp.br/handle/11449/67903
Registro de metadados completo
Campo DC | Valor | Idioma |
---|---|---|
dc.contributor.author | Cox, Pedro Henrique | - |
dc.contributor.author | Carvalho, Aparecido Augusto de | - |
dc.date.accessioned | 2014-05-27T11:21:10Z | - |
dc.date.accessioned | 2016-10-25T18:19:57Z | - |
dc.date.available | 2014-05-27T11:21:10Z | - |
dc.date.available | 2016-10-25T18:19:57Z | - |
dc.date.issued | 2004-10-08 | - |
dc.identifier | http://dx.doi.org/10.1109/IMTC.2004.1350991 | - |
dc.identifier.citation | Conference Record - IEEE Instrumentation and Measurement Technology Conference, v. 1, p. 45-50. | - |
dc.identifier.issn | 1091-5281 | - |
dc.identifier.uri | http://hdl.handle.net/11449/67903 | - |
dc.identifier.uri | http://acervodigital.unesp.br/handle/11449/67903 | - |
dc.description.abstract | This paper adresses the problem on processing biological data such as cardiac beats, audio and ultrasonic range, calculating wavelet coefficients in real time, with processor clock running at frequency of present ASIC's and FPGA. The Paralell Filter Architecture for DWT has been improved, calculating wavelet coefficients in real time with hardware reduced to 60%. The new architecture, which also processes IDWT, is implemented with the Radix-2 or the Booth-Wallace Constant multipliers. Including series memory register banks, one integrated circuit Signal Analyzer, ultrasonic range, is presented. | en |
dc.format.extent | 45-50 | - |
dc.language.iso | eng | - |
dc.source | Scopus | - |
dc.subject | Discrete Wavelet Transform | - |
dc.subject | FPGA | - |
dc.subject | Signal Analyzer | - |
dc.subject | VHDL | - |
dc.subject | Wavelet signal processing | - |
dc.subject | Discrete wavelet transforms | - |
dc.subject | Signal analyzers | - |
dc.subject | Application specific integrated circuits | - |
dc.subject | Cardiovascular system | - |
dc.subject | CMOS integrated circuits | - |
dc.subject | Computer hardware | - |
dc.subject | Data processing | - |
dc.subject | Field programmable gate arrays | - |
dc.subject | Formal logic | - |
dc.subject | Real time systems | - |
dc.subject | Software prototyping | - |
dc.subject | Ultrasonic waves | - |
dc.subject | Wavelet transforms | - |
dc.subject | Digital signal processing | - |
dc.title | Common architecture for discrete wavelet transform analysis and synthesis with sequential and constant processing elements | en |
dc.type | outro | - |
dc.contributor.institution | Universidade Estadual Paulista (UNESP) | - |
dc.description.affiliation | Depto. de Engenharia Elétrica Univ. do Estado de Sã Paulo Fac. de Engenharia de Ilha Soolteira, Av. Brasil Centro 56, Ilha Solteira, SP | - |
dc.identifier.doi | 10.1109/IMTC.2004.1350991 | - |
dc.rights.accessRights | Acesso restrito | - |
dc.relation.ispartof | Conference Record - IEEE Instrumentation and Measurement Technology Conference | - |
dc.identifier.scopus | 2-s2.0-4644336400 | - |
Aparece nas coleções: | Artigos, TCCs, Teses e Dissertações da Unesp |
Não há nenhum arquivo associado com este item.
Itens do Acervo digital da UNESP são protegidos por direitos autorais reservados a menos que seja expresso o contrário.