You are in the accessibility menu

Please use this identifier to cite or link to this item: http://acervodigital.unesp.br/handle/11449/71241
Full metadata record
DC FieldValueLanguage
dc.contributor.authorLima, Willian S.-
dc.contributor.authorLobato, Renata S.-
dc.contributor.authorManacero, Aleardo-
dc.contributor.authorSpolon, Roberta-
dc.date.accessioned2014-05-27T11:24:02Z-
dc.date.accessioned2016-10-25T18:27:38Z-
dc.date.available2014-05-27T11:24:02Z-
dc.date.available2016-10-25T18:27:38Z-
dc.date.issued2009-11-19-
dc.identifierhttp://dx.doi.org/10.1109/ISCC.2009.5202253-
dc.identifier.citationProceedings - IEEE Symposium on Computers and Communications, p. 104-109.-
dc.identifier.issn1530-1346-
dc.identifier.urihttp://hdl.handle.net/11449/71241-
dc.identifier.urihttp://acervodigital.unesp.br/handle/11449/71241-
dc.description.abstractReconfigurable computing is one of the most recent research topics in computer science. The Altera - Nios II soft-core processor can be included in a large set of reconfigurable architectures, especially because it is designed in software, allowing it to be configured according to the application. The recent growth in applications that demand reconfigurable computing made necessary the building of compilers that translate high level languages source codes into reconfigurable devices instruction sets. In this paper we present a compiler that takes as input the bytecodes generated by a Java front-end compiler and generates a set of instructions that attends to the Nios II processor instruction set rules. Our work shows how we process Java bytecodes to the intermediate code, in the Nios II instructions format, and build the control flow and the control dependence graphs. © 2009 IEEE.en
dc.format.extent104-109-
dc.language.isoeng-
dc.sourceScopus-
dc.subjectBytecodes-
dc.subjectControl flows-
dc.subjectDependence graphs-
dc.subjectInstruction set-
dc.subjectJava bytecodes-
dc.subjectNIOS II-
dc.subjectReconfigurable architecture-
dc.subjectReconfigurable computing-
dc.subjectReconfigurable devices-
dc.subjectResearch topics-
dc.subjectSoft-core processors-
dc.subjectSource codes-
dc.subjectBuilding codes-
dc.subjectComputer architecture-
dc.subjectHigh level languages-
dc.subjectProgram compilers-
dc.titleTowards a java bytecodes compiler for nios II soft-core processoren
dc.typeoutro-
dc.contributor.institutionUniversidade Estadual Paulista (UNESP)-
dc.description.affiliationDCCE UNESP São Paulo State University-
dc.description.affiliationDC UNESP São Paulo State University-
dc.description.affiliationUnespDCCE UNESP São Paulo State University-
dc.description.affiliationUnespDC UNESP São Paulo State University-
dc.identifier.doi10.1109/ISCC.2009.5202253-
dc.identifier.wosWOS:000277119300017-
dc.rights.accessRightsAcesso restrito-
dc.relation.ispartofProceedings - IEEE Symposium on Computers and Communications-
dc.identifier.scopus2-s2.0-70449513605-
Appears in Collections:Artigos, TCCs, Teses e Dissertações da Unesp

There are no files associated with this item.
 

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.