You are in the accessibility menu

Please use this identifier to cite or link to this item: http://acervodigital.unesp.br/handle/11449/66426
Full metadata record
DC FieldValueLanguage
dc.contributor.authorDe Lima, J. A.-
dc.date.accessioned2014-05-27T11:20:13Z-
dc.date.accessioned2016-10-25T18:16:52Z-
dc.date.available2014-05-27T11:20:13Z-
dc.date.available2016-10-25T18:16:52Z-
dc.date.issued2001-01-01-
dc.identifierhttp://dx.doi.org/10.1109/ISCAS.2001.921961-
dc.identifier.citationProceedings - IEEE International Symposium on Circuits and Systems, v. 1, p. 735-738.-
dc.identifier.issn0271-4310-
dc.identifier.urihttp://hdl.handle.net/11449/66426-
dc.identifier.urihttp://acervodigital.unesp.br/handle/11449/66426-
dc.description.abstractA low-voltage, low-power four-quadrant analog multiplier with optimized current-efficiency is presented. Its core corresponds to a pseudodifferential cascode, gain-boosting triode-transconductor. According to a low-voltage 1.2μm CMOS n-well process, operand differential-amplitudes are 1.0Vpp and 0.32Vpp for a 1.3V-supply. Common-mode voltages are properly chosen to maximize current-efficiency to 58%. Total quiescent dissipation is 260μW. A range of PSPICE simulation supports theoretical analysis. Excellent linearity is observed on dc characteristic. Assuming a ±0.5% mismatch on (W/L) and VTH THD at full-scale is 0.93% and 1.42%, for output frequencies of 1MHz and 10MHz, respectively.en
dc.format.extent735-738-
dc.language.isoeng-
dc.sourceScopus-
dc.subjectComputer simulation-
dc.subjectEnergy dissipation-
dc.subjectGain control-
dc.subjectLinear integrated circuits-
dc.subjectMOSFET devices-
dc.subjectNumerical analysis-
dc.subjectTransconductance-
dc.subjectTriodes-
dc.subjectCurrent efficiency-
dc.subjectMultiplying circuits-
dc.titleA low-voltage triode-MOSFET four-quadrant multiplier with optimized current-efficiencyen
dc.typeoutro-
dc.contributor.institutionUniversidade Estadual Paulista (UNESP)-
dc.description.affiliationElectrical Engineering Dept. Universidade Estadual Paulista, CP 205-CEP 12516-410, Guaratingueta-
dc.description.affiliationUnespElectrical Engineering Dept. Universidade Estadual Paulista, CP 205-CEP 12516-410, Guaratingueta-
dc.identifier.doi10.1109/ISCAS.2001.921961-
dc.rights.accessRightsAcesso restrito-
dc.relation.ispartofProceedings - IEEE International Symposium on Circuits and Systems-
dc.identifier.scopus2-s2.0-0035017646-
Appears in Collections:Artigos, TCCs, Teses e Dissertações da Unesp

There are no files associated with this item.
 

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.